Datasheet
PIC18F47J53 FAMILY
DS39964B-page 368 Preliminary 2010 Microchip Technology Inc.
REGISTER 22-1: ADCON0: A/D CONTROL REGISTER 0 (ACCESS FC2h)
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
VCFG1 VCFG0 CHS3
(2)
CHS2
(2)
CHS1
(2)
CHS0
(2)
GO/DONE ADON
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown
bit 7 VCFG1: Voltage Reference Configuration bit (VREF- source)
1 = V
REF- (AN2)
0 = AV
SS
(4)
bit 6 VCFG0: Voltage Reference Configuration bit (VREF+ source)
1 = V
REF+ (AN3)
0 = AV
DD
(4)
bit 5-2 CHS<3:0>: Analog Channel Select bits
(2)
0000 = Channel 00 (AN0)
0001 = Channel 01 (AN1)
0010 = Channel 02 (AN2)
0011 = Channel 03 (AN3)
0100 = Channel 04 (AN4)
0101 = Channel 05 (AN5)
(1)
0110 = Channel 06 (AN6)
(1)
0111 = Channel 07 (AN7)
(1)
1000 = Channel 08 (AN8)
1001 = Channel 09 (AN9)
1010 = Channel 10 (AN10)
1011 = Channel 11 (AN11)
1100 = Channel 12 (AN12)
1101 = (Reserved)
1110 = V
DDCORE
1111 = VBG Absolute Reference (~1.2V)
(3)
bit 1 GO/DONE: A/D Conversion Status bit
When ADON =
1:
1 = A/D conversion is in progress
0 = A/D is Idle
bit 0 ADON: A/D On bit
1 = A/D Converter module is enabled
0 = A/D Converter module is disabled
Note 1: These channels are not implemented on 28-pin devices.
2: Performing a conversion on unimplemented channels will return random values.
3: For best accuracy, the band gap reference circuit should be enabled (ANCON1<7> = 1) at least 10 ms
before performing a conversion on this channel.
4: On 44-pin, QFN devices, AV
DD and AVSS reference sources are intended to be externally connected to
V
DD and VSS levels. Other package types tie AVDD and AVSS to VDD and VSS internally.