Datasheet

XIO2001
SCPS212G MAY 2009REVISED DECEMBER 2012
www.ti.com
Table 6-11. Cache Timer Lower Limit Register Description
BIT FIELD NAME ACCESS DESCRIPTION
15:12 RSVD R Reserved. Returns 0h when read.
CACHE_TIMER Minimum number of clock cycles that must have passed without a read hit on the
11:0
(1)
RW
_LOWER_LIMIT completion data buffer before the "cache miss limit" check can be triggered.
(1) These bits are reset by a PCI Express reset (PERST), a GRST, or the internally-generated power-on reset.
6.15 Cache Timer Upper Limit Register
Discard cached data after this number of clock cycles have passed without a read hit on the completion
data buffer. See Table 6-12 for a complete description of the register contents.
Device control memory window 56h
register offset:
Register type: Read/Clear
Default value: 01C0h
BIT NUMBER 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
RESET STATE 0 0 0 0 0 0 0 1 1 1 0 0 0 0 0 0
Table 6-12. Cache Timer Upper Limit Register Description
BIT FIELD NAME ACCESS DESCRIPTION
15:12 RSVD R Reserved. Returns 0h when read.
CACHE_TIMER Discard cached data after this number of clock cycles have passed without a read hit on
11:0
(1)
RW
_UPPER_LIMIT the completion data buffer.
(1) These bits are reset by a PCI Express reset (PERST), a GRST, or the internally-generated power-on reset.
114 Memory-Mapped TI Proprietary Register Space Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: XIO2001