Datasheet

TSCTR
(counter−32bit)
RST
CAP1
(APRDactive)
LD
CAP2
(ACMPactive)
LD
CAP3
(APRDshadow)
LD
CAP4
(ACMPshadow)
LD
Continuous/
Oneshot
CaptureControl
LD1
LD2
LD3
LD4
32
32
PRD[0−31]
CMP[0−31]
CTR[0−31]
eCAPx
Interrupt
Trigger
and
Flag
control
toPIE
CTR=CMP
32
32
32
32
32
ACMP
shadow
Event
Pre-scale
CTRPHS
(phaseregister−32bit)
SYNCOut
SYNCIn
Event
qualifier
Polarity
select
Polarity
select
Polarity
select
Polarity
select
CTR=PRD
CTR_OVF
4
PWM
compare
logic
CTR[0−31]
PRD[0−31]
CMP[0−31]
CTR=CMP
CTR=PRD
CTR_OVF
OVF
APWMmode
Delta−mode
SYNC
4
Captureevents
CEVT[1:4]
APRD
shadow
32
32
MODESELECT
TMS320F28030, TMS320F28031, TMS320F28032
TMS320F28033, TMS320F28034, TMS320F28035
SPRS584J APRIL 2009REVISED OCTOBER 2013
www.ti.com
4.10 Enhanced Capture Module (eCAP1)
The device contains an enhanced capture (eCAP) module. Figure 4-14 shows a functional block diagram
of a module.
Figure 4-14. eCAP Functional Block Diagram
The eCAP module is clocked at the SYSCLKOUT rate.
The clock enable bits (ECAP1 ENCLK) in the PCLKCR1 register turn off the eCAP module individually (for
low power operation). Upon reset, ECAP1ENCLK is set to low, indicating that the peripheral clock is off.
88 Peripherals Copyright © 2009–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: TMS320F28030 TMS320F28031 TMS320F28032 TMS320F28033 TMS320F28034
TMS320F28035