Datasheet

MSP430F5438A, MSP430F5437A, MSP430F5436A, MSP430F5435A
MSP430F5419A, MSP430F5418A
SLAS655D JANUARY 2010REVISED AUGUST 2013
www.ti.com
Absolute Maximum Ratings
(1)
over operating free-air temperature range (unless otherwise noted)
Voltage applied at V
CC
to V
SS
–0.3 V to 4.1 V
Voltage applied to any pin (excluding VCORE)
(2)
–0.3 V to V
CC
+ 0.3 V
Diode current at any device pin ±2 mA
Storage temperature range, T
stg
(3)
–55°C to 105°C
Maximum junction temperature, T
J
95°C
(1) Stresses beyond those listed under "absolute maximum ratings " may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating
conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltages referenced to V
SS
. VCORE is for internal device use only. No external DC loading or voltage should be applied.
(3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow
temperatures not higher than classified on the device label on the shipping boxes or reels.
Thermal Packaging Characteristics
VALUE UNIT
LQFP (PZ) 50.1
Low-K board (JESD51-3) LQFP (PN) 57.9
BGA (ZQW) 60
θ
JA
Junction-to-ambient thermal resistance, still air °C/W
LQFP (PZ) 40.8
High-K board (JESD51-7) LQFP (PN) 37.9
BGA (ZQW) 42
LQFP (PZ) 8.9
θ
JC
Junction-to-case thermal resistance LQFP (PN) 10.3 °C/W
BGA (ZQW) 8
Recommended Operating Conditions
Typical values are specified at V
CC
= 3.3 V and T
A
= 25°C (unless otherwise noted)
MIN NOM MAX UNIT
Supply voltage during program execution and flash programming
V
CC
1.8 3.6 V
(AV
CC
= DV
CC1/2/3/4
= DV
CC
)
(1)(2)
V
SS
Supply voltage (AV
SS
= DV
SS1/2/3/4
= DV
SS
) 0 V
T
A
Operating free-air temperature -40 85 °C
T
J
Operating junction temperature -40 85 °C
C
VCORE
Recommended capacitor at VCORE 470 nF
C
DVCC
/
Capacitor ratio of DVCC to VCORE 10
C
VCORE
PMMCOREVx = 0, 1.8 V V
CC
3.6 V 0 8
PMMCOREVx = 1, 2.0 V V
CC
3.6 V 0 12
Processor frequency (maximum MCLK
f
SYSTEM
MHz
frequency)
(3) (4)
(see Figure 2)
PMMCOREVx = 2, 2.2 V V
CC
3.6 V 0 20
PMMCOREVx = 3, 2.4 V V
CC
3.6 V 0 25
(1) It is recommended to power AV
CC
and DV
CC
from the same source. A maximum difference of 0.3 V between AV
CC
and DV
CC
can be
tolerated during power up and operation.
(2) The minimum supply voltage is defined by the supervisor SVS levels when it is enabled. See the PMM, SVS High Side threshold
parameters for the exact values and further details.
(3) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse duration of the
specified maximum frequency.
(4) Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.
40 Submit Documentation Feedback Copyright © 2010–2013, Texas Instruments Incorporated
Product Folder Links: MSP430F5438A MSP430F5437A MSP430F5436A MSP430F5435A MSP430F5419A
MSP430F5418A