Datasheet

MSP430F5438, MSP430F5437, MSP430F5436, MSP430F5435
MSP430F5419, MSP430F5418
www.ti.com
SLAS612D AUGUST 2009REVISED AUGUST 2013
TB0 (Link to User's Guide)
TB0 is a 16-bit timer/counter (Timer_B type) with seven capture/compare registers. It can support multiple
capture/compares, PWM outputs, and interval timing. It also has extensive interrupt capabilities. Interrupts may
be generated from the counter on overflow conditions and from each of the capture/compare registers.
Table 11. TB0 Signal Connections
INPUT PIN NUMBER DEVICE MODULE MODULE DEVICE OUTPUT PIN NUMBER
MODULE
INPUT INPUT OUTPUT OUTPUT
BLOCK
PZ PN PZ PN
SIGNAL SIGNAL SIGNAL SIGNAL
50-P4.7 53-P4.7 TB0CLK TBCLK
ACLK ACLK
Timer NA NA
SMCLK SMCLK
50-P4.7 53-P4.7 TB0CLK TBCLK
43-P4.0 43-P4.0 TB0.0 CCI0A 43-P4.0 43-P4.0
ADC12 (internal) ADC12 (internal)
43-P4.0 43-P4.0 TB0.0 CCI0B
ADC12SHSx = {2} ADC12SHSx = {2}
CCR0 TB0 TB0.0
DV
SS
GND
DV
CC
V
CC
44-P4.1 44-P4.1 TB0.1 CCI1A 44-P4.1 44-P4.1
ADC12 (internal) ADC12 (internal)
44-P4.1 44-P4.1 TB0.1 CCI1B
ADC12SHSx = {3} ADC12SHSx = {3}
CCR1 TB1 TB0.1
DV
SS
GND
DV
CC
V
CC
45-P4.2 45-P4.2 TB0.2 CCI2A 45-P4.2 45-P4.2
45-P4.2 45-P4.2 TB0.2 CCI2B
CCR2 TB2 TB0.2
DV
SS
GND
DV
CC
V
CC
46-P4.3 46-P4.3 TB0.3 CCI3A 46-P4.3 46-P4.3
46-P4.3 46-P4.3 TB0.3 CCI3B
CCR3 TB3 TB0.3
DV
SS
GND
DV
CC
V
CC
47-P4.4 47-P4.4 TB0.4 CCI4A 47-P4.4 47-P4.4
47-P4.4 47-P4.4 TB0.4 CCI4B
CCR4 TB4 TB0.4
DV
SS
GND
DV
CC
V
CC
48-P4.5 48-P4.5 TB0.5 CCI5A 48-P4.5 48-P4.5
48-P4.5 48-P4.5 TB0.5 CCI5B
CCR5 TB5 TB0.5
DV
SS
GND
DV
CC
V
CC
49-P4.6 52-P4.6 TB0.6 CCI6A 49-P4.6 52-P4.6
ACLK
CCI6B
(internal)
CCR6 TB6 TB0.6
DV
SS
GND
DV
CC
V
CC
Copyright © 2009–2013, Texas Instruments Incorporated Submit Documentation Feedback 25
Product Folder Links: MSP430F5438 MSP430F5437 MSP430F5436 MSP430F5435 MSP430F5419 MSP430F5418