Datasheet

SCL
SDA
t
HD;STA
t
LOW
t
r
t
HD;DAT
t
HIGH
t
f
t
SU;DAT
t
SU;STA
t
SU;STO
t
f
START
REPEATED
START
STOP
t
HD;STA
START
t
SP
t
r
t
BUF
BISTEN
1/2 V
DDIO
PASS
(w/ errors)
t
PASS
1/2 V
DDIO
Prior BIST Result
Current BIST Test - Toggle on Error Result Held
t
BIT
(1 UI)
Sampling
Window
Ideal Data
Bit End
Ideal Data Bit
Beginning
RxIN_TOL
Left
RxIN_TOL
Right
Ideal Center Position (t
BIT
/2)
t
RJIT
= RxIN_TOL (Left + Right)
V
TH
V
TL
0V
Sampling Window = 1 UI - t
RJIT
1/2 V
DDIO
GND
V
DDIO
GND
V
DDIO
t
ROS
t
ROH
PCLK
w/ RFB = H
RGB[n],
VS, HS, DE
1/2 V
DDIO
1/2 V
DDIO
DS90UR905Q, DS90UR906Q
SNLS313G SEPTEMBER 2009REVISED APRIL 2013
www.ti.com
Figure 15. Deserializer Output Data Valid (Setup and Hold) Times with SSCG = On
Figure 16. Receiver Input Jitter Tolerance
Figure 17. BIST PASS Waveform
Figure 18. Serial Control Bus Timing Diagram
22 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated
Product Folder Links: DS90UR905Q DS90UR906Q