Datasheet

Table Of Contents
© 2009 Microchip Technology Inc. DS39689F-page 361
PIC18F2221/2321/4221/4321 FAMILY
FIGURE 27-13: EXAMPLE SPI MASTER MODE TIMING (CKE = 0)
TABLE 27-14: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)
Param
No.
Symbol Characteristic Min Max Units Conditions
73 TdiV2scH,
TdiV2scL
Setup Time of SDI Data Input to SCK Edge 20 ns
73A Tb2b Last Clock Edge of Byte 1 to the 1st Clock Edge
of Byte 2
1.5 T
CY + 40 ns
74 TscH2diL,
TscL2diL
Hold Time of SDI Data Input to SCK Edge 40 ns
75 TdoR SDO Data Output Rise Time PIC18FXXXX 25 ns
PIC18LFXXXX 45 ns V
DD = 2.0V
76 TdoF SDO Data Output Fall Time 25 ns
78 TscR SCK Output Rise Time PIC18FXXXX 25 ns
PIC18LFXXXX 45 ns V
DD = 2.0V
79 TscF SCK Output Fall Time 25 ns
80 TscH2doV,
TscL2doV
SDO Data Output Valid after
SCK Edge
PIC18FXXXX 50 ns
PIC18LFXXXX 100 ns V
DD = 2.0V
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
73
74
75, 76
78
79
80
79
78
MSb LSb
bit 6 - - - - - -1
MSb In
LSb In
bit 6 - - - -1