User Manual

18
PRIME / TUF GAMING Intel
®
500 系列 BIOS 用戶手冊
DRAM RTL (CHA DIMM0 Rank0) / DRAM RTL (CHA DIMM0 Rank1) /
DRAM RTL (CHA DIMM1 Rank0) / DRAM RTL (CHA DIMM1 Rank1) /
DRAM RTL (CHB DIMM0 Rank0) / DRAM RTL (CHB DIMM0 Rank1) /
DRAM RTL (CHB DIMM1 Rank0) / DRAM RTL (CHB DIMM1 Rank1)
設置值有:[Auto] [0] – [127]
DRAM IOL (CHA DIMM0 Rank0) / DRAM IOL (CHA DIMM0 Rank1) /
DRAM IOL (CHA DIMM1 Rank0) / DRAM IOL (CHA DIMM1 Rank1) /
DRAM IOL (CHB DIMM0 Rank0) / DRAM IOL (CHB DIMM0 Rank1) /
DRAM IOL (CHB DIMM1 Rank0) / DRAM IOL (CHB DIMM1 Rank1)
設置值有:[Auto] [0] – [15]
CHA IO_Latency_offset / CHB IO_Latency_offset
設置值有:[Auto] [0] – [127]
CHA RFR delay / CHB RFR delay
設置值有:[Auto] [0] – [127]
Memory Training Algorithms
Early Command Training
設置值有:[Auto] [Disabled] [Enabled]
SenseAmp Offset Training
設置值有:[Disabled] [Enabled]
Early ReadMPR Timing Centering 2D
設置值有:[Disabled] [Enabled]
Read MPR Training
設置值有:[Disabled] [Enabled]
Receive Enable Training
設置值有:[Disabled] [Enabled]
Jedec Write Leveling
設置值有:[Disabled] [Enabled]
LPDDR4 Write DQ DQS Retraining
設置值有:[Disabled] [Enabled]
Early Write Time Centering 2D
設置值有:[Auto] [Disabled] [Enabled]
Early Read Time Centering 2D
設置值有:[Auto] [Disabled] [Enabled]
Write Timing Centering 1D
設置值有:[Disabled] [Enabled]
Write Voltage Centering 1D
設置值有:[Auto] [Disabled] [Enabled]